## Runsheet set up and what is its purpose

All activities which should be done in the HNF require a proposal, which is evaluated by the TechCom (<u>hnf-technologie@fz-juelich.de</u>) in advance of starting the work in the HNF. This is necessary for several reasons:

We would like to see what materials you intend to work with in the HNF. For there is a wide range of different materials and scientific topics there is also a wide range of materials and chemicals needed to cope with that task. Unfortunately often those materials interfere with each other. E.g. K and Na are a major drawback for Si device processing and every work, which depends on the electrical properties of Silicon; for samples on which cells should be cultivated after processing it is necessary to avoid contamination with As, Te or Bi.

Especially when you need new chemicals we have to know about that, because we have to fulfill safety requirements in the cleanroom and the HNF at all. There have safety measures to be taken to avoid harm to equipment and first and foremost people. In principle the same is true for tools.

Many processes are taken from literature. This is of course reasonable, but it is as well reasonable to adopt the single process steps to our technology. E.g.: In the literature there might resist XYZ be used to do a certain lithography. One of our standard resists often can replace this non-standard resist XYZ easily. The same is true for spin speed during resist coating: if the authors use 2500rpm this might be due to standards in their laboratory, but not for technological reasons; so our standard of 3000rpm might do, too.

To be able to assign your work to different tools, we have to know the sample size and why this size is chosen. There might be technical reasons that you have only samples of e.g. 7mm by 7mm size, but often we see, that it is possible to do some of the process steps with larger samples before the will be cut to small pieces.

So when you write your proposal, keep the following in mind:

- Which samples do you have (size/material)
- Which materials are on the sample
- Which materials have been on the sample and how have they been removed
- Which chemicals have been used to treat the sample before
- What is the aim of the single step in your process (e.g. resist coating for optical lithography for patterning structures of ~1µm times 10µm with RIE; etching depth ~500nm)
- Describe your process steps with as detailed as possible (temperatures, spin speeds, etc...); for new processes describe your aim and the means you want to obtain it.
- A sketch of the process is helpful (at least for longer flows)
- Do you need special chemicals for your purpose
- Do you need special tools

If you are not used to technology feel free to contact us before (hnf-technologie@fz-juelich.de), so we can help you to do develop the process flow and therewith the proposal.

On the next page you can see an example how a proposal should look like.

## Realization of $\mu\text{-apertures}$ on $Si_3N_4$ membranes

| Other p                                                                                                                                | eople working on same or similar runsheet: Abel Kain, Karl Mustermann                                               | Kommentiert [MJ1]: When this is not a new runsheet, state this                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Starting material: 100mm Silicon (100) wafers polished from both sides, vendor did clean wafers by 10nm thermal oxidation and HF etch. |                                                                                                                     | here. We can look those things up, which will speed up matters.<br><b>Kommentiert [MJ2]:</b> Describe your samples. What is on those<br>samples, what has been there and how was it removed. If layers are<br>on the samples where do they come from? |
| 1)                                                                                                                                     | Cleaning samples: Acetone/IPA/DI (WB2.1)                                                                            | Kommentiert [MJ3]: When we had the same runsheet before, we                                                                                                                                                                                           |
| 2)                                                                                                                                     | Marker definition: Lithography and subsequent etch of marker structures. Structure size                             | did a tool assignment already. Include this in your runsheet.                                                                                                                                                                                         |
| ,                                                                                                                                      | several um, etching depth ~500nm.                                                                                   | Kommentiert [MJ4]: Give structure sizes                                                                                                                                                                                                               |
|                                                                                                                                        | a. Resist coating: UV26, 4000rpm (~1.7µm); Soft bake: 130°C, 60 s hot plate;                                        | Kommentiert [MJ5]: name the resist; give parameters;                                                                                                                                                                                                  |
|                                                                                                                                        | b. Exposure: dose to be tested                                                                                      | Kommentiert [MJ6]: For new processes this is standard. But                                                                                                                                                                                            |
|                                                                                                                                        | c. Post Exposure Bake: 110°C; 60s hot plate;                                                                        | when you have to update your runsheet (due to material or process<br>flow changes), or when a new colleague starts on the same runsheet,                                                                                                              |
|                                                                                                                                        | d. <u>Development</u> : MF-24-A 60s                                                                                 | update those items.                                                                                                                                                                                                                                   |
|                                                                                                                                        | e. RIE: anisotropic etching of 500nm of Si; side wall angle >75°                                                    | <b>Kommentiert [MJ/]:</b> Name the chemicals, give parameter                                                                                                                                                                                          |
|                                                                                                                                        | JM-SF6/O2-LowT @ RIE 4 (SF6 40sccm, O2 8sccm, ICP 500W, RF 50W, T=120°C)                                            | Kommentiert [MJ8]: If you know the recipe already, name it.                                                                                                                                                                                           |
|                                                                                                                                        | f. <u>Resist stripping:</u> O <sub>2</sub> -Plasma in RIE chamber                                                   |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | g. <u>Cleaning</u> : H <sub>2</sub> SO <sub>4</sub> /H <sub>2</sub> O <sub>2</sub> (2:1), 10 min, 60°C, Ultra Sonic | Kommentiert [MJ9]: Describe the process as detailed as possible                                                                                                                                                                                       |
| 3)                                                                                                                                     | LPCVD: Deposition of 300nm Si <sub>3</sub> N <sub>4</sub> (both sides)                                              |                                                                                                                                                                                                                                                       |
| 4)                                                                                                                                     | Lithography backside: opening of Nitride mask on backside                                                           |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | a. <u>Resist coating:</u> UV26, 4000rpm (~1.7µm); Soft bake: 130°C, 60 s hot plate;                                 |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | b. Exposure: dose to be tested;                                                                                     |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | c. <u>Post Exposure Bake:</u> 110°C; 60s hot plate;                                                                 |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | d. <u>Development:</u> MF-24-A 60s                                                                                  |                                                                                                                                                                                                                                                       |
| 5)                                                                                                                                     | Etching of nitride mask: RIE of Si <sub>3</sub> N <sub>4</sub> (CHF <sub>3</sub> /CF <sub>4</sub> )                 |                                                                                                                                                                                                                                                       |
| 6)                                                                                                                                     | <u>Resist stripping</u> : O <sub>2</sub> -Plamsa in RIE chamber                                                     |                                                                                                                                                                                                                                                       |
| 7)                                                                                                                                     | Cleaning: H <sub>2</sub> SO <sub>4</sub> /H <sub>2</sub> O <sub>2</sub> (2:1), 10 min, 60°C, Ultra Sonic            |                                                                                                                                                                                                                                                       |
| 8)                                                                                                                                     | Wet etch of Silicon: etch vias through wafer                                                                        |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | a. <u>HF-Dip:</u> remove SiO <sub>2</sub> on Si with 1 min HF 1%                                                    |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | b. <u>KOH etch:</u> etching of Si; time dependent etching; stop before $Si_3N_4$ . Parameters to be                 |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | clarified                                                                                                           |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | c. <u>Remove Si<sub>3</sub>N<sub>4</sub> from backside:</u> RIE CHF <sub>3</sub> /CF <sub>4</sub>                   |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | d. <u>HF-Dip:</u> remove SiO <sub>2</sub> on Si with 1 min HF 1%                                                    |                                                                                                                                                                                                                                                       |
|                                                                                                                                        | e. KOH etch: etch through wafer; stop on $Si_3N_4$ on front side. Parameters to be clarified                        |                                                                                                                                                                                                                                                       |
| 9)                                                                                                                                     | Deposit 30nm Au on front side                                                                                       |                                                                                                                                                                                                                                                       |
| 10)                                                                                                                                    | Deposit 30nm Au on back side                                                                                        |                                                                                                                                                                                                                                                       |
| 11)                                                                                                                                    | <u>FIB:</u> etch 2µm holes in Au/Si <sub>3</sub> N <sub>4</sub> /Au membrane                                        |                                                                                                                                                                                                                                                       |
|                                                                                                                                        |                                                                                                                     |                                                                                                                                                                                                                                                       |
|                                                                                                                                        |                                                                                                                     |                                                                                                                                                                                                                                                       |
|                                                                                                                                        |                                                                                                                     |                                                                                                                                                                                                                                                       |
|                                                                                                                                        |                                                                                                                     |                                                                                                                                                                                                                                                       |
|                                                                                                                                        |                                                                                                                     |                                                                                                                                                                                                                                                       |

## Schematic process flow



